# Ncore 3.6 Functional Safety Specification

Revision: 0.55, October 9, 2023

ARTERIS® NCORE 3.6 FUNCTIONAL SAFETY SPECIFICATION

Copyright © 2020 Arteris<sup>©</sup> or its affiliates. All rights reserved.

#### **Release Information**

| Version | Editor | Change                                                                                                                               | Date       |  |  |
|---------|--------|--------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|
| 0.5     | MF     | Initial Document created from Ncore 3.0 Functional Safety Specification, Rev. 0.84 Recreating most drawings to have editable version | 03/10/2023 |  |  |
| 0.51    | MF     | Added description of partial duplication (3.6) and optimization for ASIL-B (3.8)                                                     | 03/21/2023 |  |  |
| 0.52    | MF     | Added changes to fault register mapping                                                                                              | 03/22/2023 |  |  |
| 0.53    | MF     | Modification to BIST to include timeout test state                                                                                   | 03/24/2023 |  |  |
| 0.54    | MF     | Updated drawings and some text                                                                                                       | 03/24/2023 |  |  |
| 0.55    | MF     | Replaced drawings 3.1/3.2                                                                                                            | 08/29/2023 |  |  |
| 0.56    | ET     | 3.6 Implimentation Updates 10/9/2023                                                                                                 |            |  |  |
| Legend: | СС     | Cheng Chung Wang                                                                                                                     |            |  |  |
|         | SD     | Said Derradji                                                                                                                        |            |  |  |
|         | ET     | Eric Taylor                                                                                                                          |            |  |  |
|         | MF     | Michael Frank                                                                                                                        |            |  |  |
|         | Xx     | Whoever else edited this document                                                                                                    |            |  |  |

#### **Confidential Proprietary Notice**

This document is CONFIDENTIAL AND PROPRIETARY to Arteris, Inc. or its applicable subsidiary or affiliate (collectively or as applicable, "Arteris" or "Arteris IP"), and any use by you is subject to the terms of the agreement between you and Arteris IP or the terms of the agreement between you and the party authorized by Arteris IP to disclose this document to you.

This document is also protected by copyright and other related rights and the practice or implementation of the information contained in this document may be protected by one or more patents or pending patent applications. No part of this document may be reproduced in any form by any means without the express prior written permission of Arteris IP. No license, express or implied, by estoppel or otherwise to any intellectual property rights is granted by this document unless specifically stated. You are prohibited from altering or deleting this notice from any use by you of this document.

Your access to the information in this document is conditional upon your acceptance that you will not use or permit others to use the information: (i) for the purposes of determining whether implementations infringe any third party patents;(ii) for developing technology or products which avoid any of Arteris IP's intellectual property; or (iii) as a reference for modifying existing patents or patent applications or creating any continuation, continuation in part, or extension of existing patents or patent applications; or (iv) for generating data for publication or disclosure to third parties, which compares the performance or functionality of the Arteris IP technology described in this document with any other products created by you or a third party, without obtaining Arteris IP's prior written consent.

THIS DOCUMENT IS PROVIDED "AS IS". ARTERIS IP PROVIDES NO REPRESENTATIONS AND NO WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING, WITHOUT LIMITATION, THE IMPLIED WARRANTIES OF MERCHANTABILITY, SATISFACTORY QUALITY, NON-INFRINGEMENT OR FITNESS FOR A PARTICULAR PURPOSE WITH RESPECT TO THE

DOCUMENT. For the avoidance of doubt, Arteris IP makes no representation with respect to, and has undertaken no analysis to identify or understand the scope and content of, third party patents, copyrights, trade secrets, or other rights. This document may include technical inaccuracies or typographical errors. Arteris IP makes no representations or warranties against the risk or presence of same.

TO THE EXTENT NOT PROHIBITED BY LAW, IN NO EVENT WILL ARTERIS IP BE LIABLE FOR ANY DAMAGES, INCLUDING WITHOUT LIMITATION ANY DIRECT, INDIRECT, SPECIAL, INCIDENTAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES, HOWEVER CAUSED AND REGARDLESS OF THE THEORY OF LIABILITY, ARISING OUT OF ANY USE OF THIS DOCUMENT, EVEN IF ARTERIS HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

This document consists solely of commercial items. You shall be solely responsible for ensuring that any use, duplication or disclosure of this document complies fully with any relevant export laws and regulations to assure that this document or any portion thereof is not exported, directly or indirectly, in violation of such export laws. Use of the word "partner" in reference to Arteris IP's customers is not intended to create or refer to any partnership relationship with any other company. Arteris IP may make changes to this document at any time and without notice. If any of the provisions contained in these terms conflict with any of the provisions of any click through or signed written agreement covering this document with Arteris IP, then the click-through or signed written agreement prevails over and supersedes the conflicting provisions of these terms. This document may be translated into other languages for convenience, and you agree that if there is any conflict between the English version of this document and any translation, the terms of the English version of the agreement shall prevail.

The Arteris IP name and corporate logo, and words marked with ® or ™ are registered trademarks or trademarks of Arteris (or its subsidiaries) in the US and/or elsewhere. All rights reserved. Other brands and names mentioned in this document may be the trademarks of their respective owners. Please follow Arteris IP's trademark usage guidelines, available from Arteris IP upon request by emailing to contracts@arteris.com.

Copyright © 2020 Arteris Inc. or its applicable subsidiary or affiliate. All rights reserved.

#### **Confidentiality Status**

This document is Confidential and Proprietary. This document may only be used and distributed in accordance with the terms of the agreement entered into by Arteris IP and the party that Arteris IP delivered this document to.

#### **Product Status**

The information in this document is **Preliminary**.

#### **Web Address**

http://www.arteris.com

# **Table of Contents**

| 1 Introduction                                                  | 8  |
|-----------------------------------------------------------------|----|
| 2 Functional Safety Features                                    | 9  |
| 3 Fault Checker                                                 | 13 |
| 3.1 Architecture of fault checker used for duplicated units     | 13 |
| 3.2 Architecture of fault checker used for non-duplicated units | 15 |
| 3.3 Detectedable internal fault conditions                      | 15 |
| 4 Mission and Latent Fault Causes                               | 16 |
| 5 Functional Safety Controller                                  | 17 |
| 5.1 Feature List                                                | 18 |
| 5.2 BIST FSM                                                    | 18 |
| 5.3 Registers                                                   | 20 |
| 5.3.1 SCLFX Register Bit Assignment                             | 21 |
| 5.3.2 SCMFX Register Bit Assignment                             |    |
| 5.3.3 SCCETHFX Register Bit Assignment                          | 21 |
| 5.3.4 SCBISTCR Register Bit Assignment                          | 21 |
| 5.3.5 SCBISTAR Register Bit Assignment                          | 22 |
|                                                                 |    |

# Table of Figures

| Figure 1-1: Ncore 3.0 System level view                   | 8   |
|-----------------------------------------------------------|-----|
| Figure 2-1a to 2-1c: New Wrapper configurations supported |     |
| Figure 2-2: Full Duplication applied                      | 10  |
| Figure 2-3: Partial Duplication applied                   | 1 1 |
| Figure 2-4: Optimized configuration for ASIL-B            |     |
| Figure 2-5: Ncore Unit View                               | 12  |
| Figure 3-1: Fault Checker UNIT                            | 13  |
| Figure 3-2: Fault Checker ND Unit                         | 15  |

| Figure 5-1: FSC top level block diagram                           |    |
|-------------------------------------------------------------------|----|
| Table of Tables                                                   |    |
| Table 2-1: Functional Safety Support                              | 9  |
| Table 3-1: Unit Errors                                            | 15 |
| Table 4-1: Mission _Fault and Latent_Fault Signals Outputs Values | 10 |
| Table 5-1: BIST FSM                                               | 19 |
| Table 5-2: Register Overview                                      | 20 |
| Table 5-3: Register Overview                                      | 20 |
| Table 5-6:SCLFX Register Bit Assignment                           | 21 |
| Table 5-7: SCMFX Register Bit Assignment                          | 21 |
| Table 5-8: SCCETHFX Register Bit Assignment                       |    |
| Table 5-4: SCBISTCR Bit Assignment                                | 21 |
| Table 5-5: SCBISTAR Bit Assignment                                |    |

# **Preface**

This preface introduces the Arteris® Network-on-Chip Hierarchical Coherency Engine Architecture Specification.

#### **About this document**

This technical document is for the Arteris Network-on-Chip Hierarchical Coherency Engine Architecture. It describes the subsystems and their function along with the system's interactions with the external subsystems. It also provides reference documentation and contains programming details for registers.

#### **Product revision status**

TBD

#### Intended audience

This manual is for system designers, system integrators, and programmers who are designing or programming a System-on-Chip (SoC) that uses or intend to use the Arteris Network-on-Chip Hierarchical Coherency System (ANoC-HCS).

#### **Using this document**

TBD

#### Glossary

The Arteris<sup>©</sup> Glossary is a list of terms used in Arteris<sup>©</sup> documentation, together with definitions for those terms. The Arteris<sup>©</sup> Glossary does not contain terms that are industry standard unless the Arteris<sup>©</sup> meaning differs from the generally accepted meaning.

#### **Typographic conventions**

italic

Introduces special terminology, denotes cross-references, and citations.

#### bold

Highlights interface elements, such as menu names. Denotes signal names. Also used for terms in descriptive lists, where appropriate.

monospace

Denotes text that you can enter at the keyboard, such as commands, file and program names, and source code.

#### monospace italic

Denotes a permitted abbreviation for a command or option. You can enter the underlined text instead of the full command or option name. monospace italic Denotes arguments to monospace text where the argument is to be replaced by a specific value. monospace bold Denotes language keywords when used outside example code.

#### **SMALL CAPITALS**

Used in body text for a few terms that have specific technical meanings, that are defined in the Arteris® Glossary. For example, IMPLEMENTATION DEFINED, IMPLEMENTATION SPECIFIC, UNKNOWN, and UNPREDICTABLE.

#### **Timing diagrams**

The following figure explains the components used in timing diagrams. Variations, when they occur, have clear labels. You must not assume any timing information that is not explicit in the diagrams.

Shaded bus and signal areas are undefined, so the bus or signal can assume any value within the shaded area at that time. The actual level is unimportant and does not affect normal operation.



#### **Signals**

The signal conventions are:

#### Signal level

The level of an asserted signal depends on whether the signal is active-HIGH or active-LOW. Asserted means:

- HIGH for active-HIGH signals.
- LOW for active-LOW signals.

#### Lowercase n

At the start or end of a signal name denotes an active-LOW signal.

### **Additional reading**

This book contains information that is specific to this product. See the following documents for other relevant information.

History of the World II, Mel Brooks.

# 1 Introduction

This document specifies the Functional Safety features for Ncore 3.0.

A complete Ncore 3.0 system level view with various components including the Functional Safety controller is shown in Figure 1-1. Note that, for the sake of simplicity, not all features are shown in this figure.



FIGURE 1-1: NCORE 3.0 SYSTEM LEVEL VIEW

# 2 Functional Safety Features

The Ncore 3 Functional Safety Architecture supports ASIL-B and ASIL-D by implementing:

Table 2-1: Functional Safety Support

| Protection<br>Level | Ncore 3.4             | Ncore 3.6                                                                                                                   | Ncore 3.8                                                                                                                          |  |
|---------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|--|
| none                | No Fault Checkers     | <ul> <li>No protection wrappers instantiated</li> <li>No Fault Checkers</li> <li>No Functional Safety Controller</li> </ul> |                                                                                                                                    |  |
| ASIL-B              | Full unit duplication | <ul> <li>Partial unit duplication</li> <li>Full unit duplication</li> </ul>                                                 | <ul> <li>Optimized internal protection, no duplication</li> <li>Partial unit duplication</li> <li>Full unit duplication</li> </ul> |  |
| ASIL-D              |                       | Full unit duplication                                                                                                       | Full unit duplication                                                                                                              |  |

#### Protection is provided through

- Unit duplication with 1 to 4 cycle delay (3.4, 3.6, 3.8)
- Native interface protection via place holder (3.4, 3.6, 3.8)
- Transport protection on SMI interface, this can be either *parity* or *ECC* (SECDEC) (3.4, 3.6, 3.8)
- SRAM structures will use *parity* or *ECC* (SECDEC) for address and data (3.4, 3.6, 3.8)
- Internal protection within functional units for all data paths, pipelines and state machines (3.8)
- Memory like structures (large register files & Flop arrays), for example the **OTT/ATT** or skid buffers shall use parity (3.6, 3.8)
  - o Pipelines, Queues and address Fifos shall use parity
  - State-machines shall detect illegal (non-reachable) states and preferably encode state information in a way to have all state encodings separated by a Hamming distance ≥ 2. One-hot encodings shall verify that only one bit is set
  - o All CSR registers shall use parity protection

Any system configuration with **ASIL** level functional safety must instantiate a wrapper for each functional module. This wrapper shall include at least one active functional unit and a fault checker unit (with BIST support).

Up to Ncore 3.4, **ASIL** protection always required a duplicated functional unit, the fault checker performs a cycle-by-cycle comparison of the active and the checker unit. Full duplication (see Figure 2-2) may not always be required to achieve lower levels of protection (**ASIL-B/C**), with Ncore 3.6 area optimization is possible by performing FMEDA analysis on the full configuration and optionally remove duplicate units from the system configuration. In an optimized, partially duplicated configuration, non-duplicated units will also be encapsulated by a wrapper and use a modified fault checker – this fault checker does not require the cycle-by-cycle comparator unit (see Figure 2-3). Eventually, functional units in Ncore 3.8 will be equipped with an optional internal fault checking mechanism. Every

unit must be designed to independently meet ASIL-B safety requirements – fault reporting will use an additional port on the fault checker module – starting with Ncore 3.6, the alternate fault checker module used to observe non-duplicated FUs shall provide a bundle of fault reporting inputs.



Wrapper configuration to support full duplication (3.4)



Wrapper configuration to support nonduplicated module. The inputs for a unit's internal fault reporting are tied off



Wrapper configuration to support functional units with internal fault detection

FIGURE 2-1A TO 2-1C: NEW WRAPPER CONFIGURATIONS SUPPORTED

Figure 2-2 to Figure 2-4 show example configurations of Ncore systems, taking advantage of the new optimization.



FIGURE 2-2: FULL DUPLICATION APPLIED

Figure 2-2 shows the current approach (Ncore 3.4), any system with ASIL protection at any level requires full duplication in all modules.

A new parameter **protMode** shall be defined for each unit to control the choice between: no-protection, unit-protection, full-duplication. If any ASIL level has been configured, any non duplicated unit shall protect internal registers by parity or ECC and implement BIST access ports to support testing the reporting infrastructure, also refer to Section 3.3 in this document.



FIGURE 2-3: PARTIAL DUPLICATION APPLIED

Figure 2-3 shows an example where the rightmost Ncore unit is not duplicated because the system will comply with ASIL-B through full duplication of the remaining units. The fault checker used in this configuration will be significantly simplified and provide an optional bundle of additional fault detection inputs – these inputs may be tied off in Ncore 3.6 because the Ncore unit will only have limited fault reporting capability.



FIGURE 2-4: OPTIMIZED CONFIGURATION FOR ASIL-B

Figure 2-4 shows an example where each functional unit conforms to **ASIL-B** and therefore the higher system level only needs to provide the proper infrastructure to report detected faults and a **BIST** infrastructure to verify the integrity of said infrastructure. Each Ncore unit is accompanied by a fault checker to detect, aggregate and record

the fault signals arriving from the local unit. A **BIST** controller will sequentially activate all implemented fault signals to verify the reporting infrastructure – local **BIST** controllers within the fault checkers will be triggered one-by-one from the centralized **BIST** manager within **FSC**. Every time a local **BIST** sequence has been completed, a handshake in the **interfaceBIST** tells the central manager to proceed with the next module.

A detailed view of a complex Ncore unit with all Functional Safety features (for a duplicated module) is shown in Figure 2-5. Note that the SRAMs are not duplicated and must be protected with either *ECC* or *parity*. This protection can be configured in Maestro, before RTL generation.

Functional units with a native interface port (e.g. *CAIU*, *NCAIU*) provide a place holder on the native interface where a customer may add his own protection logic to detect faults on the native protocol. This custom logic shall implement appropriate error detection for incoming transactions or add correction checksum (*ECC*, *parity*) for the protected signals output by the Ncore unit. In addition it shall also implement mechanisms to verify and report faults based on the correctness of the applied checksum on the protected signals that are input to the Ncore unit. The inplemented logic must track the native interface protocol in signalling and timing.

The network protection logic adds either *ECC* or *parity* protection on communication with the *CDTI*. The type of protection can be chosen during configuration before RTL generation. It adds the protection on outgoing *SMI* packets and checks incoming *SMI* packets for errors and report appropriate faults.



FIGURE 2-5: NCORE UNIT VIEW

## 3 Fault Checker

# 3.1 Architecture of fault checker used for duplicated units

Figure 3-1 shows the detailed structure of the current (3.2, 3.4) Fault Checker Unit used in systems with unit duplication. The main components include the (duplicated) comparator trees and the BIST FSM. The BIST FSM has been augmented with a timeout trigger output.



FIGURE 3-1: FAULT CHECKER UNIT

The fault checker unit has 3 main functions.

- 1. Compare a "*late*" unit's delayed output to the functional block's output. If a discrepancy is detected, a fault will be signaled and then propagate through the fault path upstream. This feature is active when unit duplication is enabled.
  - Timeout event outputs from duplicate units will be part of the comparator input bundle and therefore
    the Fault Checker will detect it as a mismatch between functional and checker unit when only one unit
    times out.
  - The BIST controller shall implement a timeout trigger as a step within the self-testing sequence. This output signal shall be an input to both, the functional and the checker unit and, when activated, trigger a timeout signal within the timeout detection unit. The preferred implementation would preset the timeout counter to a value of (threshold 1), followed by running the counter for a small number of clock cycles to exercise the counter, the comparator logic and the communication path to the Fault Checker.

- 2. This block also accumulates faults reported outside the check in function 1. Using *numFaultinputs* the checker creates ports to take in outside uncorrectable (*ucerr*) and correctable error (*cerr*) faults. The checker accumulates these faults in a sticky register bit and reports them upstream. The checker also implements a counter to count the number of *cerr* faults, the counter is compared to a programmable threshold (*cerr\_threshold*) and a fault will be reporte upstream (to the fault controller) as soon as the threshold is reached.
- 3. The checker also has BIST functionality. A BIST finite state machine is implemented within the fault checker unit, its functionality is:
  - Reset the sticky bits set by detected faults or as part of the selftest sequence
  - Reset the error counter keeping track of correctable errors
  - Perform self-test sequences
  - The communication between the safety controller and the BIST FSM is asynchronous, it uses 2 wires,
     bist\_next and bist\_next\_ack. These 2 wires implement a full handshake. The BIST FSM has 5 states,
     these are sequentially executed, under control of the safety controller (after each handshake):
    - Reset fault D-FF and correctable error counter. The fault controller expects to see cerr\_over\_thres,
       mission\_fault and latent\_fault return to 0.
    - Force the output of the functional comparator tree to 1. The fault controller expects to see
       mission\_fault = 1 latent\_fault = 1.
    - Reset the sticky fault D-FF, and force the output of the duplicated comparator tree to 1. The fault controller expects to see *mission\_fault* = 0 *latent\_fault* = 1.
    - Reset faults D-FF, and force both outputs of the functional and duplicated comparator trees to 1.
       The fault controller expects to see *mission\_fault* = 1 *latent\_fault* = 0.
    - Reset faults D-FF, and back to mission mode. The fault controller expects to see *mission\_fault* = 0
       latent\_fault = 0.

This Fault Checker Unit architecture will continue to be used in Ncore 3.6 and 3.8 for any system that requires full duplication, independent if a single, a subset or all blocks will be duplicated.

# 3.2 Architecture of fault checker used for non-duplicated units

Figure 3-2 shows a proposed structure for a new  $(3.6 \rightarrow)$  Fault Checker Unit used in systems without unit duplication.



FIGURE 3-2: FAULT CHECKER ND UNIT

This checker is significantly simpler as it does no longer need to implement the comparator structures to check duplicated units against each other. The lack of a large comparator removes the requirement for duplication and therefore the *latent\_fault* logic may be deleted and the output tied inactive. The BIST unit is the same as in the current Fault Checker units.

### 3.3 Detectedable internal fault conditions

Starting with Ncore 3.8 each functional unit shall include internal fault detection to make the unit fault resiliend. The goal shall be that each unit reaches the reliability level required by ASIL-B, i. e.  $\geq$  90 % of faults shall be detected.

The following type of faults shall be detected and signaled as part of the error bundle:

TABLE 3-1: UNIT ERRORS

| Location     | Error Type     | Classification   | Commment                                                                                                                                                                                                                                                                        |
|--------------|----------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Address path | Parity         | Uncorrectable    | Address paths, including internal queues, pipelines and FiFo structures shall use parity protection                                                                                                                                                                             |
| Data path    | Parity/ECC     | Uncorrectable    | Data paths, including internal queues, pipelines, FiFo structures and storage arrays (register files or SRAMs) shall use protection                                                                                                                                             |
| OTT/ATT      | Address Field  |                  | Protected by parity                                                                                                                                                                                                                                                             |
|              | Control Field  |                  | Protected by parity                                                                                                                                                                                                                                                             |
|              | Linked List    |                  | Protected by parity                                                                                                                                                                                                                                                             |
|              | Tracking State | (Un-)correctable | Use resilient state encoding                                                                                                                                                                                                                                                    |
|              | Timeout        |                  | Detect transactions that have seen starvation for a very long time; use a starvation counter with a very slow clock, add two extra bits to the entry, make this a maskable fault, optionally (CSR control) report as correctable, non-correctable, interrupt generation, ignore |

| Location     | Error Type                         | Classification                       | Commment                                                                                                                                                                                         |  |  |
|--------------|------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Skid buffer  | Overrun                            | Correctable                          | Skid buffer reached a threshold - optionally report as correctable, non-<br>correctable, interrupt generation, ignore<br>Threshold configurable to arbitrated range, FiFo half or fully occupied |  |  |
|              | Backup                             | Uncorrectable                        | Skid buffer overrun with FiFo structure full and this state exists for ≥ 127 clocks                                                                                                              |  |  |
| Protocol     | Illegal command                    | Uncorrectable                        | Unrecognizable or unexpected command arrived                                                                                                                                                     |  |  |
|              | Timeout                            | Uncorrectable                        | Protocol timeout – e.g. a response does not come back within a certain time                                                                                                                      |  |  |
|              | Credit error                       | Uncorrectable                        | Native transition arrives at a unit that is not configured properly, e.g. has no credits allocated to a decoded target unit                                                                      |  |  |
| Control      | Illegal/Unreachable state in logic | Uncorrectable                        | Depends on the individual agent and logic block                                                                                                                                                  |  |  |
| Coherence    | SysCoReq                           | Uncorrectable –<br>maybe recoverable | coherent transaction arrives while unit is not participating in coherence protocol – check against SysCoReq FSM                                                                                  |  |  |
| CSR error    | Parity                             | Uncorrectable                        | CSR parity check is thrown                                                                                                                                                                       |  |  |
| Concerto Mux | TBD                                | uncorrectable                        | Parity error on internal queue or FiFo, any logic error                                                                                                                                          |  |  |

This list may not be exhaustive – depending on the individual units and their internal µarchitecture, detection of additional error may be possible and desirable. FMEDA and future updates to this document will be required during the µarchitecture and implementation phase. All of the above errors shall be setting a sticky bit in a status register – this status register shall be readable in a units CSR space.

# 4 Mission and Latent Fault Causes

The table 1 displays the Fault Checker Unit *Mission\_Fault* and *Latent\_Fault* outputs values based on the values of the Functional unit and Checker unit (delayed Ncore Unit) uncorrectable error signals values.

Any mismatch in output signals of the functional unit and checker unit excluding uncorrectable faults causes a mission fault.

TABLE 4-1: MISSION \_FAULT AND LATENT\_FAULT SIGNALS OUTPUTS VALUES

| UCERR Functional | UCERR Checker | Mission_Fault | Latent_Fault |
|------------------|---------------|---------------|--------------|
| 0                | 0             | 0             | 0            |
| 0                | 1             | 1             | 1            |
| 1                | 0             | 1             | 1            |
| 1                | 1             | 1             | 0            |



# 5 Functional Safety Controller

The FSC accumulates fault interfaces of multiple blocks which can be in multiple clock and power domains. It then reports any faults seen on these interfaces up stream and through registers. The FSC in addition can perform BIST on the Resiliency reporting logic of each of the blocks. Figure 5-1 shows the detailed block diagram of FSC.



Figure 5-1: FSC top level block diagram

#### 5.1 Feature List

FSC supports the following features

- Accumulates faults and reports them upstream and in registers.
- Performs BIST of Resiliency reporting logic of connected blocks.
- Configurable through an APB Interface.
- Can connect to blocks in multiple power and clock domains.
- All internal registers shall be protected by parity

#### 5.2 BIST FSM

A BIST FSM can control BIST operations in each output checker connected to the safety controller, under software control, through access to the safety controller registers.

Communication with the BIST FSM in each output checker is done through a full handshake mechanism: the safety controller asserts bist\_next to indicate that the checkers FSM need to execute the next step of the BIST sequence. The checkers FSM assert in turn bist\_next\_ack. When all bist\_next\_ack from all checkers are asserted, the safety controller de-asserts bist\_next. This deassertion is the event that will make the checkers FSM execute the step of the sequence. After the checkers are done executing that step, they de-assert bist\_next\_ack. When the safety controller sees all bist\_next\_ack de-asserted, it checks for the BIST step result.

Two modes of operation are supported: automatic and step-by-step. In automatic mode, the software writes a bit in a register to start the BIST sequence, and all five steps listed below are sequenced automatically in every output checkers in parallel. At the end of the sequence of five steps, a register reports when the sequence is complete, and another register reports a success/failure bit per step. The sequence will always complete whether any specific step has an error or not.

In step-by-step mode, the software writes into a register for each BIST step, one by one. This mode allows for accessing more detailed information in case a step is reporting an error in automatic mode. Every time the software request execution of the next step, the BIST FSM send a request to execute the next BIST step to all output checkers. A register reports when the sequence is complete, and through access to the details of the mission\_fault and latent\_fault inputs it is possible to identify the source of a failure.

During BIST, the BIST FSM can invert all the faults inputs, to detect that all inputs are 0, or all inputs are 1, using the same OR tree, and per the step in the BIST sequence.

The BIST State Machine states and associated detailed information are described in the Table 5-1

| State                                                                                           | Description                                                                                      | State Outputs                                                                   | Conditions for Next State                                                                  |  |
|-------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|
| 0 (Idle)                                                                                        | Idle State.                                                                                      | bist_done[5:0] = {1,1,1,1,1,1}                                                  | (bist_start   bist_step)  Set internal flag: bist_run <= bist_mode & bist_start            |  |
| 1 (Check_1)                                                                                     | The fault controller expects to see all cerr_over_thres, mission_fault and latent_fault go to 0. | bist_done[5:0] = {0,0,0,0,0,0}<br>latent_fault_inv = 0<br>mission_fault_inv = 0 | ~bist_next &bist_all_de_ack & (bist_start   bist_run)                                      |  |
| 2 (Check_2)                                                                                     | The fault controller expects to see all mission_fault = 1 and all latent_fault = 1.              | bist_done[5:0] = {0,0,0,0,0,1}<br>latent_fault_inv = 1<br>mission_fault_inv = 1 | ~bist_next &bist_all_de_ack & (bist_start   bist_run)                                      |  |
| 3 (Check_3)                                                                                     | The fault controller expects to see all mission_fault = 0 and all latent_fault = 1               | bist_done[5:0] = {0,0,0,0,1,1}<br>latent_fault_inv = 1<br>mission_fault_inv = 0 | ~bist_next &bist_all_de_ack &<br>(bist_start   bist_run)                                   |  |
| 4 (Check_4)                                                                                     |                                                                                                  |                                                                                 | ~bist_next &bist_all_de_ack & (bist_start   bist_run)                                      |  |
| 5 (Check_5) The fault controller expects to see all mission_fault =1 and all latent_fault = 0   |                                                                                                  | bist_done[5:0] = {0,0,1,1,1,1}<br>latent_fault_inv = 0<br>mission_fault_inv = 1 | ~bist_next &bist_all_de_ack &<br>(bist_start   bist_run)                                   |  |
| 6 (Check_6)  The fault controller expects to see all mission_fault = 0 and all latent_fault = 0 |                                                                                                  | bist_done[5:0] = {0,1,1,1,1,1}<br>latent_fault_inv = 0<br>mission_fault_inv = 0 | ~bist_next & bist_all_de_ack & (bist_start   bist_run)  Clear internal flag: bist_run <= 0 |  |

Table 5-1: BIST FSM

**Note:** During BIST in automatic mode the behavior of interrupt signals is undefined. However, in manual mode the interrupt signals are valid after the respective steps bist\_done bit is set.

### 5.3 Registers

| Register Name | Register Offset | Description                                                           |  |
|---------------|-----------------|-----------------------------------------------------------------------|--|
| SCBISTCR      | 0x000           | Safety Controller BIST control register                               |  |
| SCBISTAR      | 0x004           | Safety Controller BIST activity register                              |  |
| SCLF0         | 0x010           | Latent Faults inputs values 31:0                                      |  |
| SCLF1         | 0x014           | Latent Faults input values 63:32                                      |  |
| SCLF2         | 0x018           | Latent Faults input values 95:64                                      |  |
| SCLF3         | 0x01C           | Latent Faults input values 127:96                                     |  |
| SCMF0         | 0x020           | ssion Faults inputs values 31:0                                       |  |
| SCMF1         | 0x024           | ssion Faults input values 63:32                                       |  |
| SCMF2         | 0x028           | Mission Faults input values 95:64                                     |  |
| SCMF3         | 0x02C           | Mission Faults input values 127:96                                    |  |
| SCCETHF0      | 0x030           | Correctable errors counter above threshold (CECAT) inputs values 31:0 |  |
| SCCETHF1      | 0x034           | Correctable errors counter above threshold input values 63:32         |  |
| SCCETHF2      | 0x038           | Correctable errors counter above threshold input values 95:64         |  |
| SCCETHF3      | 0x03C           | Correctable errors counter above threshold input values 127:96        |  |

Table 5-2: Register Overview

The FSC supports up to 128 error inputs for each fault category. These signals are generated by the *Fault Checker Units* within each wrapper, see Figure 3-1 and Figure 3-2. Ncore configurations may vary widely in the number of supported FUnits; to simplify fault analysis, Table 5-3 defines an *architected* mapping between **bit location** in any of the 4 fault status registers and the FUnit it is associated with.

| Functional<br>Unit Type | Error Input<br>Index | Description                              | Register                                             |
|-------------------------|----------------------|------------------------------------------|------------------------------------------------------|
| DVE                     | 127                  | There will be only one DVE in the system | SCCETHF3, SCFM3, SCLF3[31]                           |
| reserved                | 120 126              | No unit connected – tie off to 0         |                                                      |
| DMI                     | 112 119              | {Latent, Mission, CECAT}-input [119:112] | SCCETHF3, SCFM3, SCLF3[(num_DMI+15):16] <sup>1</sup> |
| DCE                     | 96 111               | {Latent, Mission, CECAT}-input [111:96]  | SCCETHF3, SCFM3, SCLF3[(num_DCE-1):0] <sup>2</sup>   |
| DII                     | 64 95                | {Latent, Mission, CECAT}-input [64:95]   | SCCETHF2, SCFM2, SCLF2[(num_DII-1):0] <sup>3</sup>   |
| IOAIU/NCAIU             | 32 63                | {Latent, Mission, CECAT}-input [63:32]   | SCCETHF1, SCFM1, SCLF1[(num_IOAIU-1):0] <sup>4</sup> |
| CAIU                    | 031                  | {Latent, Mission, CECAT}-input [31:0]    | SCCETHF0, SCFM0, SCLF0[(num_CAIU-1):0]               |

Table 5-3: Register Overview

Configuration software (Maestro) shall use the enumerated ID for each FU (within its class) to connect the fault outputs. For example, DCE0's fault signals shall be connected to the fault signal #96 within the 128-bit wide bundle

<sup>&</sup>lt;sup>1</sup> Ncore supports only 8 DMI in the system – DMI are sharing registers {SCCETHF, SCFM, SCLF} [3] with DCE and DVE

<sup>&</sup>lt;sup>2</sup> Supporting up to 16 DCE

<sup>&</sup>lt;sup>3</sup> Up to 32 DII – it is unlikely that we will exhaust this number in Ncore 3.6/3.8

<sup>&</sup>lt;sup>4</sup> Even though Ncore 3.6 and 3.8 will not support more than 64 AIUs, we reserve two registers – Coherent AIUs' status will be reflected in registers {SCCETHF, SCFM, SCLF} [0], non-coherent AIUs' will be mapped to {SCCETHF, SCFM, SCLF} [1]

representing the Latent-, Mission- and Error-Threshold-Fault. Every 32-bit register will be associated with a single unit type, except register #3 in each group which will collect DCE and DVE fault status. Any unused bits in these registers shall read back as 0.

### 5.3.1 SCLFX Register Bit Assignment

| Bit   | Name         | Description                                                                               | Access | Reset |
|-------|--------------|-------------------------------------------------------------------------------------------|--------|-------|
| N-1:0 | latent_fault | Each bit indicates a latent fault on the corresponding fault interface in slaveInterfaces | RO     | 0x0   |

Table 5-4:SCLFX Register Bit Assignment

### 5.3.2 SCMFX Register Bit Assignment

| Bit   | Name          | Description                                                                |    | Reset |
|-------|---------------|----------------------------------------------------------------------------|----|-------|
| N-1:0 | mission_fault | Each bit indicates a mission fault on the corresponding fault interface in | RO | 0x0   |
|       |               | slaveInterfaces                                                            |    |       |

Table 5-5: SCMFX Register Bit Assignment

## 5.3.3 SCCETHFX Register Bit Assignment

| Bit   | Name             | Description                                                                    |    | Reset |
|-------|------------------|--------------------------------------------------------------------------------|----|-------|
| N-1:0 | cerr_over_thresh | Each bit indicates the amount of correctible errors went over the threshold on | RO | 0x0   |
|       |                  | the corresponding fault interface in slaveInterfaces                           |    |       |

Table 5-6: SCCETHFX Register Bit Assignment

## 5.3.4 SCBISTCR Register Bit Assignment

SCBISTCR is a read/write register, a read access will always return the last value written.

| Bit  | Name       | Description                                                                                                                                                                                                            |     | Reset |
|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| 31:2 | Reserved   | Reserved                                                                                                                                                                                                               |     | 0x0   |
| 1    | bist_mode  | 1: Sequential mode (BIST FSM runs all 6 BIST steps in sequence) 0: Single step mode                                                                                                                                    |     | 0x0   |
| 0    | bist_start | Writing a 1 will start the engine, depending on bist_mode the engine will perform a single step or run to completion. If there is an error, BIST will restart the sequence when <b>bist_start</b> is written to again. | R/W | 0x0   |

Table 5-7: SCBISTCR Bit Assignment

One write operation is required to run the BIST; all 4 combinations having a defined behavior and 6 writes are needed to complete the BIST in step mode. While the BIST is running, any write shall be disregarded.

BIST can be 1st run in step mode for 1 or more steps and then BIST run can be completed in automatic mode or be reset by writing "0" in "bist\_start". "bist\_done" in the FSC BIST Activity Register shall be reset at the same time.

A parity bit shall be added to the BIST Control and Activity registers for the application to be able to discriminate between hardware and software errors.

# 5.3.5 SCBISTAR Register Bit Assignment

| Bit   | Name      | Descripti                                                                                                                                                                                              | Description                                                                                                                           |    |     |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|----|-----|
| 31:12 | Reserved  | Reserved                                                                                                                                                                                               | Reserved                                                                                                                              |    |     |
| 11:6  | bist_err  | _err Each bit in this register represents one step of the BIST sequence. When the sequence starts, it's reset. As each BIST step completes, its bit is set to 1 if the sequence has completed in error |                                                                                                                                       |    | 0x0 |
|       |           | Bit                                                                                                                                                                                                    | Field                                                                                                                                 |    |     |
|       |           | 6                                                                                                                                                                                                      | BIST full reset error (Step1)                                                                                                         |    |     |
|       |           | 7                                                                                                                                                                                                      | BIST functional comparator tree force error (Step2)                                                                                   |    |     |
|       |           | 8                                                                                                                                                                                                      | BIST duplicate comparator tree force error (Step3)                                                                                    |    |     |
|       |           | 9                                                                                                                                                                                                      | BIST both comparator tree force error (Step4)                                                                                         |    |     |
|       |           | 10                                                                                                                                                                                                     | BIST timeout test error (Step5)                                                                                                       |    |     |
|       |           | 11                                                                                                                                                                                                     | BIST final full reset error (Step6)                                                                                                   |    |     |
| 5:0   | bist_done |                                                                                                                                                                                                        | n this register represent on step of the BIST sequence. When the starts, it's reset. As each BIST step completes, its bit is set to 1 | RO | 0x0 |
|       |           | Bit                                                                                                                                                                                                    | Field                                                                                                                                 |    |     |
|       |           | 0                                                                                                                                                                                                      | BIST full reset done (Step1)                                                                                                          |    |     |
|       |           | 1                                                                                                                                                                                                      | BIST functional comparator tree force done (Step2)                                                                                    |    |     |
|       |           | 2                                                                                                                                                                                                      | BIST duplicate comparator tree force done (Step3)                                                                                     |    |     |
|       |           | 3                                                                                                                                                                                                      | BIST both comparator tree force done (Step4)                                                                                          |    |     |
|       |           | 4                                                                                                                                                                                                      | BIST timeout test done (Step5)                                                                                                        |    |     |
|       |           | 5                                                                                                                                                                                                      | BIST final full reset done (Step6)                                                                                                    |    |     |

Table 5-8: SCBISTAR Bit Assignment

The expected value of the "bist\_done" in FSC BIST Activity Register shall always be defined. This ensures software can take appropriate action: "0" after reset and after any write operation, report the value corresponding to the step completed.